# **DVB S2 Modulator IP Core in VHDL**

| IP CORE SERIAL NUMBER          |    |
|--------------------------------|----|
| IP TYPES                       |    |
| STANDARDS                      |    |
| LANGUAGES                      |    |
| DEVELOPMENT ENVIRONMENT        | 2  |
| MATURITY / STATUS              | 2  |
| OVERVIEW                       | 2  |
| DELIVERABLES                   | 3  |
| BLOCK DIAGRAM                  | 3  |
| SYSTEM COMPONENTS              | 3  |
| PERFORMANCE AND RESOURCE USAGE |    |
| SOURCE FILE DESCRIPTION        | 8  |
| SYNTHESIS                      | 9  |
| TESTING                        |    |
| INTEGRATION GUIDE              | 11 |
| DEVELOPER                      | 11 |
| LICENSE                        | 12 |

# **IP Core Serial Number**

Angelia DVB S2 Modulator No 001 v1.0

# **IP Types**

### **Standards**

DVB S2 System from ETSI EN 302 307-1 V1.4.1 (2014-11)

Digital Video Broadcasting (DVB);

Second generation framing structure, channel coding and modulation systems for Broadcasting, Interactive Services, News Gathering and other broadband satellite applications;

Part 1: DVB-S2

### Languages

**VHDL** 

# **Development Environment**

The VHDL software was developed using the following development environment for VHDL synthesis and VHDL simulation. Xilinx Vivado 2015.2

# **Maturity / Status**

Pre-Silicon

### Overview

The aim of this IP core is to implement RTL components for DVB-S2 Modulator on a SoC (System on Chip).

The IP core will match exactly what GNU Radio produces for every combination of parameters described on the DVB-S2 base spec (no extensions yet). This means components will handle

- Frame types: Normal and short
- Constellations: 8 PSK, 16 APSK and 32 APSK
- Code rates: 1/4, 1/3, 2/5, 1/2, 3/5, 2/3, 3/4, 4/5, 5/6, 8/9, 9/10,

2

Components will also handle parameters changing on every frame, that is, they will handle frame with config A then a frame with config B immediately afterwards without requiring reset or wait cycles

### **Deliverables**

VHDL source code
HDL simulation models
Comprehensive documentation

# **Block Diagram**



Functional block diagram of the DVB-S2 System from ETSI EN 302 307-1 V1.4.1

# **System Components**

BCH encoder
Bit interleaver
Constellation mapper
LDPC Encoder
Physical layer framing

DVB S2 TX Diagram

dvbs2\_tx block diagram



This is the top module for the DVB-S2 transmitter, which instantiates the subcomponents needed by the standard. Note that a frame's configuration parameters accompany the data using AXI's TID/TUSER, meaning each input frame can have different parameters.

#### **AXI LDPC Encoder Core**

axi ldpc encoder core block diagram



#### AXI LDPC Encoder block diagram

Data frame is fed to the frame data (s\_tdata) and DVB parameters should be synchronized with it.

Values from the DVB tables (Annexes B and C from ETSI EN 302 307-1 V1.4.1), are expanded to per bit and fed to the s\_ldpc interface. This interface need 2 values: the actual frame offsets (s\_ldpc\_offset) and when to process another frame bit (s\_ldpc\_next).

When s\_ldpc\_tlast is received, accumulation is considered completed and the final accumulation begins, in which point the component will not accept any data until the output frame is fully written.

#### **AXI Physical Layer Framer**

axi\_physical\_layer\_framer



#### AXI Physical Layer Framer block diagram

Frame parameters are fed to the AXI PLFRAME Header block while data goes through the physical layer scrambler. The first arbiter is set up in interleaved mode to alternate between a header frame and a data frame. The resulting data stream is connected to a second arbiter whose other input is connected to the dummy frame generator. This arbiter is set up in absolute mode so that actual data frames take precedence over dummy frames.

# Performance and Resource Usage

The dvbs2\_modulator.vhd top level has been run through Vivado targeting a xczu4cg-sfvc784-1LV-i and with a clock frequency of 300 MHz (both arbitrary). No timing issues were reported and the resource usage post implementation is show below. Table below assumes default values for generics, i.e., POLYPHASE\_FILTER\_NUMBER\_TAPS = 33, POLYPHASE\_FILTER\_RATE\_CHANGE = 2 and DATA\_WIDTH = 32.

| Component              | LUTs | UTS FFS RAMB DSPS |    |   |  |
|------------------------|------|-------------------|----|---|--|
| axi_baseband_scrambler | 277  | 46                | 0  | 0 |  |
| axi_bch_encoder        | 1397 | 1380              | 0  | 0 |  |
| axi_ldpc_encoder       | 1017 | 558               | 6  | 0 |  |
| axi_bit_interleaver    | 339  | 262               | 10 | 0 |  |

| Component                      | LUTs  | FFs   | RAMB | DSPs |
|--------------------------------|-------|-------|------|------|
| axi_constellation_mapper       | 599   | 253   | 0    | 0    |
| axi_physical_layer_framer      | 280   | 268   | 0    | 0    |
| + axi_plframe_header           | 13    | 100   | 0    | 0    |
| + axi_physical_layer_scrambler | 39    | 70    | 0    | 0    |
| + dummy_frame_generator        | 48    | 21    | 0    | 0    |
| polyphase_filter_i/q           | 162   | 2168  | 0    | 64   |
| Register map                   | 586   | 318   | 0    | 0    |
| Debug infrastructure           | 374   | 581   | 0    | 0    |
| Others                         | 1470  | 283   | 4    | 0    |
| TOTAL                          | ~6.5k | ~6.1k | 20   | 64   |

# Source File Description

#### **Mode Adaption**

CRC8

CRC8 (cyclic redundancy check)

InputInterface

Input Interface

input\_Buffer

Input Buffer

**BBSignaling** 

BBSignaling Block generates the BBHeader

merger\_slicer\_1

The Merger Slicer stores the UP-packets in a Datafield.

Merger\_Slicer\_BBSignaling

In this Block the Merger-Slicer- and the BBSignaling-Block will be instantiated

#### **Stream Adaption**

axi\_baseband\_scrambler
Baseband scrambling

#### **FEC Encoding**

axi\_bch\_encoder BCH encoder

axi\_ldpc\_encoder LDPC encoder

axi\_bit\_interleaver
Bit interleaver

#### Mapping

axi\_constellation\_mapper Constellation mapper

#### **PL Framing**

axi\_physical\_layer\_framer Physical layer framer

#### Modulation

polyphase\_filter BB Filter

Quadrature\_modulation Quadrature Modulation

# **Synthesis**

#### **Running synthesis**

Scripts are provided as an example to get things going, currently this has not been tested in real hardware.

#### Yosys

./misc/run\_synth.sh

#### Vivado

## **Testing**

Each module tested individually for all relevant DVB-S2 base spec parameters (+ AXI streaming specifics), for a total of more than 1100 tests, designed to handle parameters varying on a per frame basis

Tests can be run locally or on a Docker container. Running locally will require GNU Radio, VUnit and a VHDL simulator.

#### **Using Docker**

Uses the same container used for CI

```
# Clone this repo and submodules
git clone --recurse-submodules https://github.com/phase4ground/dvb_fpga
cd dvb_fpga
# Run the tests
./misc/run_tests.sh
```

Arguments passed to docker/run\_tests.sh will be passed to run.py and, by extension, to VUnit (no environment variable is passed on though). This will generate gnuradio data (test data).

#### **Running locally**

```
Requirements
```

GNU Radio A VHDL simulator VUnit

```
# Install VUnit
pip install vunit-hdl

# Clone this repo and submodules
git clone --recurse-submodules https://github.com/phase4ground/dvb_fpga
cd dvb_fpga

# Run the tests
./run.py
```

The first invocation of run.py will run GNURadio and create stimulus files.

To list tests use ./run.py -1:

```
$ ./run.py -l
lib.axi_bit_interleaver_tb.data_width=8,all_parameters.back_to_back
lib.axi_bit_interleaver_tb.data_width=8,all_parameters.slow_master
lib.axi_bit_interleaver_tb.data_width=8,all_parameters.slow_slave
lib.axi_bit_interleaver_tb.data_width=8,all_parameters.both_slow
lib.axi_ldpc_table_tb.test_all_configs.back_to_back
```

```
lib.axi ldpc table tb.test all configs.slow master
lib.axi ldpc table tb.test all configs.slow slave
lib.axi ldpc_table_tb.test_all_configs.slow_master,slow_slave
lib.axi bch encoder tb.test all configs.back to back
lib.axi bch encoder tb.test all configs.slow master
lib.axi bch encoder tb.test all configs.slow slave
lib.axi bch encoder tb.test all configs.both slow
lib.dvbs2 encoder tb.test all configs.back to back
lib.axi ldpc encoder core tb.test all configs.back to back
lib.axi ldpc encoder core tb.test all configs.data=0.5,table=1.0,slave=1.0
lib.axi ldpc encoder core tb.test all configs.data=1.0,table=1.0,slave=0.5
lib.axi ldpc encoder core tb.test all configs.data=0.75,table=1.0,slave=0.75
lib.axi ldpc encoder core tb.test all configs.data=1.0,table=0.5,slave=1.0
lib.axi ldpc encoder core tb.test all configs.data=1.0,table=0.75,slave=0.75
lib.axi ldpc encoder core tb.test all configs.data=0.8,table=0.8,slave=0.8
lib.axi baseband scrambler tb.test all configs.back to back
lib.axi baseband scrambler tb.test all configs.slow master
lib.axi baseband scrambler tb.test all configs.slow slave
lib.axi baseband scrambler tb.test all configs.both slow
Listed 24 tests
```

## **Integration Guide**

Continuous integration using open source tools

GHDL for VHDL simulation
VUnit for unit testing support
Yosys for RTL synthesis
Ensures code is both functionally correct and synthesis friendly

See INTEGRATION GUIDE.pdf

## Developer

Mark Chen
Angelia Technology / ICTech
<a href="http://www.angelia.eu.org">http://www.angelia.eu.org</a>

# License

See "License Agreement".